# **COMPUTER ARCHITECTURE I** # PART 5: BASIC COMPUTER ORGANIZATION AND DESIGN Asst. Prof. Ahmed Salah Hameed Second stage 2022-2023 ### INTRODUCTION - Every different processor has its own design (different registers, buses, micro-operations, machine instructions, etc) - Modern processor is a very complex device - It contains - Many registers - Multiple arithmetic units, for both integer and floating point calculations - The ability to pipeline several consecutive instructions to speed execution - Etc. - However, to understand how processors work, use a simplified processor model ### THE BASIC COMPUTER - The Basic Computer has two components, a processor and memory - The memory has 4096 words in it - $-4096 = 2^{12}$ , so it takes 12 bits to select a word in memory - Each word is 16 bits long ### **INSTRUCTIONS** - Program - A sequence of (machine) instructions - (Machine) Instruction - A group of bits that tell the computer to perform a specific operation (a sequence of micro-operation) - The instructions of a program, along with any needed data are stored in memory - The CPU reads the next instruction from memory - It is placed in an Instruction Register (IR) - Control circuitry in control unit then translates the instruction into the sequence of microoperations necessary to implement it ### **INSTRUCTION FORMAT** - A computer instruction is often divided into two parts - An opcode (Operation Code) that specifies the operation for that instruction - An address that specifies the registers and/or locations in memory to use for that operation - In the Basic Computer, since the memory contains 4096 (= 2<sup>12</sup>) words, we needs 12 bit to specify which memory address this instruction will use - In the Basic Computer, bit 15 of the instruction specifies the addressing mode (0: direct addressing, 1: indirect addressing) - Since the memory words, and hence the instructions, are 16 bits long, that leaves 3 bits for the instruction's opcode **Instruction Format** ### **ADDRESSING MODES** - The address field of an instruction can represent either - Direct address: the address in memory of the data to use (the address of the operand), or - Indirect address: the address in memory of the address in memory of the data to use - Effective Address (EA) - The address, that can be directly used without modification to access an operand for a computation-type instruction, or as the target address for a branch-type instruction ### PROCESSOR REGISTERS - A processor has many registers to hold instructions, addresses, data, etc - The processor has a register, the Program Counter (PC) that holds the memory address of the next instruction - Since the memory in the Basic Computer only has 4096 locations, the PC only needs 12 bits - In a direct or indirect addressing, the processor needs to keep track of what locations in memory it is addressing: The Address Register (AR) is used for this - The AR is a 12 bit register in the Basic Computer - When an operand is found, using either direct or indirect addressing, it is placed in the *Data Register* (DR). The processor then uses this value as data for its operation - The Basic Computer has a single general purpose register the Accumulator (AC) ### PROCESSOR REGISTERS - The significance of a general purpose register is that it can be used for loading operands and storing results - e.g. load AC with the contents of a specific memory location; store the contents of AC into a specified memory location - Often a processor will need a scratch register to store intermediate results or other temporary data; in the Basic Computer this is the Temporary Register (TR) - The Basic Computer uses a very simple model of input/output (I/O) operations - Input devices are considered to send 8 bits of character data to the processor - The processor can send 8 bits of character data to output devices - The Input Register (INPR) holds an 8 bit character gotten from an input device - The Output Register (OUTR) holds an 8 bit character to be send to an output device | DR | 16 | Data Register | Holds memory operand | |------|----|---------------------------|------------------------------| | AR | 12 | <b>Address Register</b> | Holds address for memory | | AC | 16 | Accumulator | Processor register | | IR | 16 | Instruction Register | Holds instruction code | | PC | 12 | <b>Program Counter</b> | Holds address of instruction | | TR | 16 | <b>Temporary Register</b> | Holds temporary data | | INPR | 8 | Input Register | Holds input character | | OUTR | 8 | Output Register | Holds output character | | | | | | ### **COMMON BUS SYSTEM** 10 - The registers in the Basic Computer are connected using a bus - This gives a savings in circuitry over complete connections between registers ### **COMMON BUS SYSTEM** 13 • Three control lines, $S_2$ , $S_1$ , and $S_0$ control which register the bus selects as its input | S <sub>2</sub> S | S <sub>1</sub> S <sub>0</sub> | Register | |------------------|-------------------------------|----------| | 0 | 0 0 | Х | | 0 | 0 1 | AR | | 0 | 1 0 | PC | | 0 | 1 1 | DR | | 1 | 0 0 | AC | | 1 | 0 1 | IR | | 1 | 1 0 | TR | | 1 | 1 1 | Memory | - Either one of the registers will have its load signal activated, or the memory will have its read signal activated - Will determine where the data from the bus gets loaded - The 12-bit registers, AR and PC, have 0's loaded onto the bus in the high order 4 bit positions - When the 8-bit register OUTR is loaded from the bus, the data comes from the low order 8 bits on the bus ### **BASIC COMPUTER INSTRUCTIONS** Basic Computer Instruction Format Register-Reference Instructions (OP-code = $$111$$ , I = $0$ ) $$(OP-code = 111, I = 1)$$ | 15 | | | 12 | 11 | |----|---|---|----|---------------| | 1 | 1 | 1 | 1 | I/O operation | ## BASIC COMPUTER INSTRUCTIONS | | Hex Code | | | |--------|--------------|--------------|------------------------------------| | Symbol | <i>I</i> = 0 | <i>I</i> = 1 | Description | | AND | 0xxx | 8xxx | AND memory word to AC | | ADD | 1xxx | 9xxx | Add memory word to AC | | LDA | 2xxx | Axxx | Load AC from memory | | STA | 3xxx | <b>Bxxx</b> | Store content of AC into memory | | BUN | 4xxx | Cxxx | Branch unconditionally | | BSA | 5xxx | Dxxx | Branch and save return address | | ISZ | 6xxx | Exxx | Increment and skip if zero | | CLA | 7800 | | Clear AC | | CLE | 74 | 00 | Clear E | | CMA | 7200 | | Complement AC | | CME | 7100 | | Complement E | | CIR | 7080 | | Circulate right AC and E | | CIL | 7040 | | Circulate left AC and E | | INC | 7020 | | Increment AC | | SPA | 7010 | | Skip next instr. if AC is positive | | SNA | 7008 | | Skip next instr. if AC is negative | | SZA | 7004 | | Skip next instr. if AC is zero | | SZE | 7002 | | Skip next instr. if E is zero | | HLT | 7001 | | Halt computer | | INP | F800 | | Input character to AC | | OUT | F400 | | Output character from AC | | SKI | F200 | | Skip on input flag | | SKO | F100 | | Skip on output flag | | ION | F080 | | Interrupt on | | IOF | F040 | | Interrupt off | ### INSTRUCTION SET COMPLETENESS Set of instructions using which user can construct machine language programs to evaluate any computable function. Instruction Types #### **Functional Instructions** - Arithmetic, logic, and shift instructions - ADD, CMA, INC, CIR, CIL, AND, CLA (other than ADD/AND?) #### **Transfer Instructions** - Data transfers between the main memory and the processor registers - LDA, STA #### **Control Instructions** - Program sequencing and control - BUN, BSA, ISZ ### **Input/Output Instructions** - Input and output - INP, OUT ### **CONTROL UNIT** - Control unit (CU) of a processor translates from machine instructions to the control signals (for the microoperations) that implement them - Control units are implemented in one of two ways - Hardwired Control - CU is made up of sequential and combinational circuits to generate the control signals - Microprogrammed Control - A control memory on the processor contains microprograms that activate the necessary control signals - We will consider a hardwired implementation of the control unit for the Basic Computer ### TIMING AND CONTROL ### **Control unit of Basic Computer** ### INSTRUCTION CYCLE - In Basic Computer, a machine instruction is executed in the following cycle: - 1. Fetch an instruction from memory - 2. Decode the instruction and calculate effective address (EA) - 3. Read the EA from memory if the instruction has an indirect address (Fetch operand) - 4. Execute the instruction - After an instruction is executed, the cycle starts again at step 1, for the next instruction - Note: Every different processor has its own (different) instruction cycle ### **FETCH and DECODE** Fetch and Decode T0: AR $\leftarrow$ PC $(S_0S_1S_2=010, T0=1)$ T1: $IR \leftarrow M [AR], PC \leftarrow PC + 1 (S0S1S2=111, T1=1)$ T2: D0, ..., D7 $\leftarrow$ Decode IR(12-14), AR $\leftarrow$ IR(0-11), I $\leftarrow$ IR(15) ### DETERMINE THE TYPE OF INSTRUCTION D'7IT3: $AR \leftarrow M[AR]$ D'7l'T3: Nothing D7l'T3: Execute a register-reference instr. D7IT3: Execute an input-output instr. ### INPUT-OUTPUT AND INTERRUPT ### A Terminal with a keyboard and a Printer Input-Output Configuration INPR Input register - 8 bits OUTR Output register - 8 bits FGI Input flag - 1 bit FGO Output flag - 1 bit IEN Interrupt enable - 1 bit - The terminal sends and receives serial information - The serial info. from the keyboard is shifted into INPR - The serial info. for the printer is stored in the OUTR - INPR and OUTR communicate with the terminal serially and with the AC in parallel. - The flags are needed to *synchronize* the timing difference between I/O device and the computer ### PROGRAM CONTROLLED DATA TRANSFER ### INTERRUPT INITIATED INPUT/OUTPUT - Open communication only when some data has to be passed --> interrupt. - The I/O interface, instead of the CPU, monitors the I/O device. - When the interface founds that the I/O device is ready for data transfer, it generates an interrupt request to the CPU - Upon detecting an interrupt, the CPU stops momentarily the task it is doing, branches to the service routine to process the data transfer, and then returns to the task it was performing. - \* IEN (Interrupt-enable flip-flop) - can be set and cleared by instructions - when cleared, the computer cannot be interrupted ### FLOWCHART FOR INTERRUPT CYCLE - The interrupt cycle is a HW implementation of a branch and save return address operation. - At the beginning of the next instruction cycle, the instruction that is read from memory is in address 1. - At memory address 1, the programmer must store a branch instruction that sends the control to an interrupt service routine - The instruction that returns the control to the original program is "indirect BUN 0" # DESIGN OF BASIC COMPUTER(BC) **Hardware Components of BC** A memory unit: 4096 x 16. Registers: AR, PC, DR, AC, IR, TR, OUTR, INPR, and SC Flip-Flops(Status): I, S, E, R, IEN, FGI, and FGO Decoders: a 3x8 Opcode decoder a 4x16 timing decoder Common bus: 16 bits **Control logic gates:** Adder and Logic circuit: Connected to AC #### **Control Logic Gates** - Input Controls of the nine registers - Read and Write Controls of memory - Set, Clear, or Complement Controls of the flip-flops - S<sub>2</sub>, S<sub>1</sub>, S<sub>0</sub> Controls to select a register for the bus - AC, and Adder and Logic circuit